This book will explain how to verify SoC (Systems on Chip) logic designs using "e;formal and "e;semiformal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intende
This book will explain how to verify SoC (Systems on Chip) logic designs using "e;formal and "e;semiformal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in "e;functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been gaining popularity.For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.* First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.* Formal verification of high-level designs (RTL or higher).* Verification techniques are discussed with associated system-level design methodology.
Our site uses cookies and similar technologies to offer you a better experience. We use analytical cookies (our own and third party) to understand and improve your browsing experience, and advertising cookies (our own and third party) to send you advertisements in line with your preferences. To modify or opt-out of the use of some or all of our cookies, please go to “Manage Cookies” or view our Cookie Policy to find out more. By clicking “Accept all” you consent to the use of these cookies.